Blind Zone-Less Phase Frequency Detector for a Low-Power Phase-Locked Loop Architecture

Abstract The phase frequency detector (PFD) is an important component in a phase-locked loop (PLL). PFD detects the timing difference between the reference clock (REFCK) and the feedback clock (FBCK). PFD plays a major role in deciding the amount of time required by a PLL to achieve lock. The blind...
Ausführliche Beschreibung

Gespeichert in:
Autor*in:

Divya, Marichamy [verfasserIn]

Sundaram, Kumaravel

Format:

E-Artikel

Sprache:

Englisch

Erschienen:

2023

Schlagwörter:

Blind zone

Lock-in time

Reset pulse

Phase frequency detector

Phase-locked loop

Anmerkung:

© The Author(s), under exclusive licence to Springer Science+Business Media, LLC, part of Springer Nature 2023. Springer Nature or its licensor (e.g. a society or other partner) holds exclusive rights to this article under a publishing agreement with the author(s) or other rightsholder(s); author self-archiving of the accepted manuscript version of this article is solely governed by the terms of such publishing agreement and applicable law.

Übergeordnetes Werk:

Enthalten in: Circuits, systems and signal processing - Boston, Mass. : Birkhäuser, 1982, 42(2023), 11 vom: 04. Juni, Seite 6399-6419

Übergeordnetes Werk:

volume:42 ; year:2023 ; number:11 ; day:04 ; month:06 ; pages:6399-6419

Links:

Volltext

DOI / URN:

10.1007/s00034-023-02413-3

Katalog-ID:

SPR053308271

Nicht das Richtige dabei?

Schreiben Sie uns!